# Mobility Modeling in a p-MOSFET under Uniaxial Stress

### Amit Chaudhry, Sonu Sangwan and Jatindra Nath Roy

University Institute of Engineering and Technology, Panjab University, Chandigarh, India E-mail: amit\_chaudhry01@yahoo.com

**Abstract.** A semi analytical model describing the bulk mobility for holes in strained-p-Si layers as a function of applied uniaxial strain applied at the gate has been developed in this paper. The uniaxial tensile stress has been applied externally through the silicon nitride cap layer. The effects of uniaxial stress are understood on all the three components of mobility i.e. phonon, columbic and surface roughness mobility. The results show that the hole mobility is a strong rising function of applied uniaxial strain. Flatband voltage, Depletion Charge density, Inversion charge density, Energy gap and Effective surface electric field have been analytically modeled. There is a sharp increase in the vertical electric field and inversion charge density and decrease in the energy gap, depletion charge density and the flatband voltage when the uniaxial stress is applied. The hole mobility results have also been compared with the electron mobility under the same conditions.

Keywords: mobility, strained-Si, model, experimental.

# **1** INTRODUCTION

CMOS technology has contributed significantly to the microelectronics industry thus playing an important role in the overall development of all the countries. The performance and density of a CMOS chip can be improved through device scaling which is inevitable as also propounded by Moore law which says that the density on a CMOS chip transistor doubles approximately after every one and a half years [1]. Continuing with the Moore law, the gate length of the MOSFET will eventually shrink to 10 nm in 2015 [2]. Seeing the trend of down scaling, continuous improvements in the VLSI MOSFET device models are required so that the exact behavior of deep sub-micron and nanometer scaled MOSFETs can be described with accuracy. The reduction in carrier mobility is a major cause of drain current degradation. But as we scale down the MOSFET, carrier mobility decreases due to the high vertical electric fields in the substrate. This reduces the speed of the device. To control these effects, strained silicon technology has evolved in the past few years as a replacement to silicon in substrate. on of extremely scaled down devices. The scaling down of both p-MOSFETs and n-MOSFETs has been taking place for their use in Complementary Metal Oxide Semiconductor (CMOS) technology. Very less attention has been given to the modeling process of p-MOSFET mainly because of the complex band structure of the valence band. Due to this reason, the hole inversion layers have not been studied and that too under uniaxial

strain analytically. Various models/experiments have been developed in the past several years for the mobility estimation of the stressed silicon p-MOSFETs. Shifren et al [3] have experimentally and numerically shown the increase in the hole mobility on (100) oriented wafers. Uchida et al [4] have numerically evaluated the hole mobility in PMOS structures using k.p technique. Shuo et al [5] have experimentally found the hole mobility using uniaxial additive stress. Gaubert et al [6] have computed the hole mobility on (110) fabricated oriented wafers.

It would be appropriate to say here that there is a strong requirement of an analytical model which is simple and can be easily embedded into SPICE and largely accurate. An attempt has been made in this paper to semi analytically model the hole mobility under the condition of applied uniaxial strain at the gate.

### **2** STRAIN EFFECT ON MOBILITY

The deposition of a silicon nitride cap layer over the metal gate produces a uniaxial tensile strain. This is shown in Fig. 1.

The strain is a very useful parameter in devices as carrier mobility significantly increases due to the altering of the silicon band structure. The alteration of band structure in the channel layer provides lower

Received October 6, 2011 Accepted November 7, 2011



Figure 1.Cross-sectional view of uniaxial stressed-bulk-Si MOSFET.

effective mass and also suppresses intervalley scattering which is a prime cause of enhancement of carrier mobility and the drive current. Due to strain the valence bands split up into three sub bands. These are heavy hole, light hole and spin orbit hole sub bands as shown in Fig. 2.



Figure 2. Energy band splitting due to uniaxial strain in silicon valence bands.

Due to strain, the effective mass of holes in the direction of flow of charge decreases and hence the mobility increases. Mathematically, carrier mobility is

$$\mu = q \tau / m^* \tag{1}$$

 $1/\tau$  = scattering rate, m<sup>\*</sup> = Effective hole mass. The mobility is directly related to the carrier velocity v and applied external electric field E as shown by:

$$\mathbf{v} = \boldsymbol{\mu} \mathbf{E} \tag{2}$$

It can be seen that increasing the carrier mobility increases the velocity, which is directly proportional to the switching speed of the device and the drain current. The bandgap of the silicon material falls as the uniaxial strain is applied as shown in Fig. 3.



Figure 3. Percentage decrease in energy bandgap ( $(E_{gs}-E_g)/E_g)x100$  with the applied strain (%) for uniaxial strained silicon MOSFETs at room temperature.

### **3** MODELING OF HOLE MOBILITY

Hole mobility is a very important parameter in the overall MOSFET modeling process. This is because parameters like drain current and hence transconductance strongly depend on mobility.

There are three major scattering mechanisms that affect a MOSFET's inversion layer carrier mobility given below.

### 3.1 Phonon scattering due to lattice vibrations

Phonon scattering is due to the lattice vibrations. The scattering rate is taken from [7]. The main problem is the calculation of the electric field at the oxide/silicon interface. Some of the parameters have been empirically modified to take the effect of uniaxial strain in the mobility calculations. The modified phonon scattering mobility is taken by modifying  $\alpha$  to  $\alpha(e)$  and  $\beta$  to  $\beta$  (e) by introducing the applied strain dependence:

$$\mu_{ph} = \mu_{PhB} \beta(e) \left[ 1 + \left( \frac{E_{effs}}{E_0} \right)^{0.2\alpha(e)} \right]^{-1}$$
(3)  
$$\mu_{phB} = 500 \ cm^2 / Vs$$
$$E_0 = 3 \times 10^4 \ V/cm$$
$$\alpha(e) = 1 + 1.28 \times e - 0.16 \times e^2$$
$$\beta(e) = 1 + 1.02 \times e - 0.5 \times e^2$$

 $E_{effs}$  is effective vertical electric field from the substrate to the oxide and "e" is the applied perpendicular tensile uniaxial strain.

# 3.2 Surface roughness scattering due to the microscopic roughness of the Si–SiO2 interface

The microscopic roughness at the surface of oxide/silicon interface causes a decrease in hole mobility due to scattering from the surface too. Moreover, the electric fields increasing due to the massive downscaling of the technology tend to pull the holes towards the interface further. The modified empirical formula for the surface roughness is obtained from [7] is given by modifying the  $\delta$  parameter to  $\delta(e)$  by introducing the strain dependence. The strain dependence has been done to accurately match the experimental results in the presence of uniaxial stress.

$$\mu_{sr} = \frac{\delta(e)10^{14}}{E_{effs}^2}$$

$$\delta(e) = \delta_0 + 3e - 1.2e^2$$

$$\delta_0 = 1.6$$
(4)

### 3.3 Coulomb scattering due to impurity scattering

The coulomb mobility from [5] as:

$$\mu_c = \left(C \frac{N_a}{N_s}\right)^{-1} \tag{5}$$

 $N_S = Q_{inv}/q$ , N<sub>s</sub>is electron density. N<sub>a</sub> is doping concentration (cm<sup>-3</sup>)

The total mobility of the electrons is calculated as follows from the mathiessen's rule:

$$\mu_{\text{Total}}^{-1} = \mu_{\text{ph}}^{-1} + \mu_{\text{sr}}^{-1} + \mu_{\text{c}}^{-1}$$
(6)

# 4 EFFECTIVE SURFACE ELECTRIC FIELD

First parameter in solving equations (3)-(5) is the surface electric field. The total charge density in the substrate (due to both inversion region and depletion region) is given by the Gauss law, and hence the surface electric field is found as:

$$E_{effs} = (\eta \times Q_{inv} + Q_{dep}) / \varepsilon_0 \varepsilon_{si}$$
<sup>(7)</sup>

 $\eta = 1/3$ = correction in inversion charge density in (100) surface. Q<sub>inv</sub> is the inversion charge density, Q<sub>depl</sub> is the depletion charge density,  $\varepsilon_{si}$  is the relative permittivity of silicon substrate and  $\varepsilon_0$  is the air permittivity. The below given Fig. 4 explains the dependence of the percentage rise in effective electric field with the applied strain at -3V gate voltage. The

rise in vertical electric field is attributed to the fact that the more number of charge carriers will be available at a given electric field as compared to the conventional MOSFETs.



Figure 4. Percentage increase in surface electric field with applied strain at room temperature with a gate to source voltage of -3V.

### 4.1 Depletion Charge Density

The depletion charge density is given by solving Poisson Equation in the substrate in depletion region.

$$Q_{dep} = -\sqrt{2\varepsilon_0 \varepsilon_{si} q N_a \phi_{ss}} \tag{8}$$

The below given Fig. 5 explains the dependence of the percentage fall in depletion charge density with applied uniaxial strain. This shows that the inversion layer will form at a lower gate voltage, thus reducing the overall threshold voltage of the MOSFET.



Figure 5 Percentage decrease in depletion charge with applied strain at room temperature for uniaxial strain silicon MOSFETs.

#### 4.2 Inversion Charge Density

The inversion charge density is given by

$$Q_{inv} = C_{ox}(-V_{gs} + V_{ths}) \tag{9}$$

The below given Fig. 6 explains the dependence of the percentage rise in inversion charge density with applied uniaxial strain. This is due to the large decrease in the energy gap due to the applied strain, which forms the inversion layer fast.



Figure 6. Percentage increase in inversion charge with applied strain at room temperature with a gate voltage of - 3V.

 $V_{ths}$  is a uniaxial strained threshold voltage given by

$$V_{ths} = V_{fbs} - \phi_{ss} - \frac{Q_{dep}}{C_{ox}}$$
(10)

The flatband voltage  $V_{fbs}$  is given by

$$V_{fbs} = \left\{ \phi_M - \left( X_s + \Delta E_g + \frac{E_g}{2q} - \phi_{fs} \right) \right\} - (Q_0 / C_{ox}) \quad (11)$$

 $X_s$  is the electron affinity at the silicon substrate side and is increased due to decrease in energy gap,  $\phi_{ss} = 2\phi_{fs}$ ,  $E_g = 1.12 \text{ eV}$ ,  $\Delta E_g$ =-0.619e [8]  $.\phi_{fs}$  is given by  $V_t ln(N_a/n_{is}), V_t = KT/q$ ,  $n_{is} =$  $n_i \exp(\Delta E_g/2\text{KT})$ ,  $N_a$ =substrate concentration (cm<sup>-3</sup>),  $t_{ox}$  is the oxide thickness (nm), Interface trap charge density,  $Q_0$ =8x10<sup>-5</sup> C/cm<sup>2</sup>. So, using (8)–(11) in (7), we get the effective surface electric field. So using (7),(3)–(6) can be solved explicitly.

The Fig. 7 explains the dependence of the percentage fall in flatband voltage with applied uniaxial strain. This is due to the large decrease in the energy gap due to the applied strain, which reduces the initial band bending between the gate material and the strained silicon substrate.



Figure 7. Percentage decrease in flatband voltage with applied strain at room temperature.

#### **5 RESULTS AND DISCUSSIONS**

We have modeled hole mobility for the uniaxial strained silicon MOSFET for various device parameters. The parameters used in our simulation are given in Table 1. Figure 8 shows the phonon mobility variation with the effective surface electric field. The influence of strain due to increased applied uniaxial strain is clearly seen as the mobility increases with the increased perpendicular tensile strain even at high electric fields. So the applied strain reduces the phonon scattering mechanism in the inversion layer of MOSFETs. The arrow in Fig. 8 shows the large increase in the phonon mobility as the percentage of applied strain is large.

Table 1.Strained Silicon MOSFET parameters used in simulation.

| Parameter                            | Value                             |
|--------------------------------------|-----------------------------------|
| Apllied Strain                       | 0-0.25%                           |
| Source/Drain and poly silicon doping | $2 \times 10^{20} \text{cm}^{-3}$ |
| Substrate doping                     | $10^{17} {\rm cm}^{-3}$           |
| Gate oxide thickness                 | 8.0nm                             |
| Workfunction of gate material        | 4.2 eV                            |



Figure 8. Modeled results of hole phonon mobility with effective electric field for the p-MOSFETs under transverse (perpendicular) uniaxial tensile strain at room temperature.



Figure 9. Modeled results of hole mobility (accounting for phonon and surface roughness scattering mechanisms) with effective electric field for the p-MOSFETs under (perpendicular) strain at room temperature.

Figure 9 shows the hole mobility (accounting for phonon and surface roughness scattering mechanism) with effective surface electric field at room temperature. The influence of strain is clearly seen as the hole mobility including phonon and surface roughness scattering mechanism increases with the increased percentage of applied transverse strain even at high electric field. So the surface roughness scattering mechanism is also reduced with the applied strain. The arrow in Fig. 9 shows the large increase in the mobility as the percentage of applied strain is large. Figure 10 shows all the three mobility variation with the effective surface electric field. The influence of strain is clearly seen as the surface hole mobility increases with the increased percentage of strain even at high electric fields. The results match closely with reported results [9].



Figure 10 Modeled results of hole mobility with effective electric field for the p-MOSFETs under transverse (perpendicular) strain at room temperature. Experimental results reported in [9] are shown by black lines. Our results are shown by doted blue lines. The results show good agreement with the reported results.



Fig 11 Modeled results of hole mobility with effective electric field for the p-MOSFETs under transverse (perpendicular) strain at room temperature. Experimental results reported in [9] are shown by black lines. Our results are shown by doted blue lines. The results show good agreement with the reported results.

Figure 11 shows all the three mobility variation with the effective surface electric field. The influence of strain is clearly seen as the surface hole mobility increases with the increased percentage of strain even at high electric fields. The corresponding results for the electrons show a higher mobility under similar conditions. The results match closely with reported results [9] for both electrons [10] and holes.

### **6** CONCLUSION

All the major electric parameters such as flatband voltage, inversion and depletion charge density etc, have been modeled .The semi analytical model developed in this paper shows an increase of hole mobility with the applied uniaxial strain at a given electric field. The results match closely with the experimental reported results thus proving the validity of the model.

### ACKNOWLEDGMENT

The authors thank the Director, UIET, Panjab University, Chandigarh, India for allowing to carry out the work and providing excellent research environment to complete this work.

### **References**

- RR Schaller, "Moore's law: past, present and future", IEEE Spectrum, Vol. 34, No.6, pp 52-59, June, 1997.
- [2] MooreGE. Cramming more components onto integrated circuits. Proc IEEE, Vol. 86, No.1, pp 82-85, 1998.
- [3] Shifren L et al, "Drive current enhancement in p-type metal oxide –semiconductor field effect transistors under shear uniaxial stress", Applied Physics Letters, Vol. 85, No.25, pp.61886190, December, 2004.
- [4] Uchida et al, "Performance Enhancement of p MOSFETs depending on strain, channel direction and material", Proceedings of International Conference on <u>Simulation of</u> <u>Semiconductor Processes and Devices, (SISPAD)</u>, 315-318, December, 2005.
- [5] Shuo. Z, et al, "Impacts of additive strain on hole mobility in bulk Si and strained –Si p-MOSFETs" Journal of Semicoductors, Vol.30, No.10, pp.1-6, October,2006.
- [6] Gaubert et al ," Modeling of the hole mobility in p- channel MOS transistors fabricated on (110) oriented silicon wafers, Solid State Electronics, Vol.54, pp.420-426,2010.
- [7] J. B. Roldan, F. Gamiz, P. Cartujo-Cassinello, P. Cartujo, J. E. Carceller, and A. Roldan, "Strained-Si on SiGe MOSFET mobility model.*IEEE Trans. on Electron Devices*, Vol. 50, No.5, pp 1408-1411, 2003.
- [8] J. S. Lim et al, "Comparison of Threshold-Voltage shifts for Uniaxial and Biaxial Tensile -stressed n –MOSFETs," IEEE Electron Device Letters, Vol. 25, No. 11, pp. 731-733, Nov 2004.
- [9] Wei Zhao, Jianli He, Rona E. Belford, Lars-Erik Wernersson, and Alan Seabaugh, "Partially Depleted SOI MOSFETs Under Uniaxial Tensile Strain", *IEEE Transactions on Electron Devices*, Vol. 51, No. 3, pp-317-323, March 2004.
- [10] AmitChaudhry, SonuSangwan and J.N Roy, "Modeling of Some Electric Parameters of a MOSFET under Uniaxial Stress", *Journal of Computational Electronics*, (Springer) DOI:10.1007/s10825-011-0378-3 (Available online)

Amit Chaudhry obtained his Ph.D (Microelectronics) in 2010 from Panjab University, Chandigarh, India. He joined Panjab University, University Centre for Instrumentation and Microelectronics in October, 2002. He was responsible for teaching and research in VLSI and microelectronics to post graduate students. His research areas include device modeling for sub 100nm MOSFETS. He is a life member of various societies in the area of microelectronics. Currently he is Senior Assistant Professor, University Institute of Engineering and Technology, Panjab University, Chandigarh. He has more than 40 publications in international journals/conference proceedings. He is a reviewer and member editorial board of more than 80 and 40 international journals respectively.

**Sonu Sangwan** is a final year post graduation student in microelectronics from University Institute of Engineering and Technology (UIET), Punjab University, Chandigarh, India. His area of research includes modeling of electric parameters of strained-Si MOSFETs. Currently, he is working towards his thesis under the esteemed guidance of Dr. Amit Chaudhry.

Jatindra Nath Roy completed his Ph.D. (Materials Science) from IIT-Kharagpur in 1984. He joined Semiconductor Complex Ltd. (SCL), now known as Semi-Conductor Laboratory (SCL) a VLSI & MEMS manufacturing and R&D facility, in Jan 1984. He was responsible for VLSI and MEMS related activities of the organization; including Process Technology Development, Design, Fabrication, Testing and Assembly. During the period between October 2004 and September 2006, he was with Panjab University as Professor (Microelectronics). Currently he is Vice President (R&D) of Solar Semiconductor Pvt. Ltd. and responsible for R&D, Engineering and technology related activities of the He was a consultant to Analog Integration organization. Corporation- USA. He has conducted short training courses for faculty, researchers and corporate houses. He has more than 90 publications in Journals/Conference proceedings. He is a senior member IEEE, Fellow INAE and Fellow IMS. He has received best innovator award from EDN-Asia. He is an INAE Distinguished Visiting Professor.